TMCnet News
SmartDV Offers New Design IP for DDR5 and LPDDR5SAN JOSE, Calif., Feb. 18, 2020 (GLOBE NEWSWIRE) -- SmartDV™ Technologies, the Proven and Trusted choice for Design and Verification Intellectual Property (IP), today introduced its new Design IP for DDR5 and LPDDR5 SDRAM controllers. The fast, efficient DDR5 and LPDDR5 Design IP offers low power and latency, reduced gate count for increased memory interface bandwidth, and fully supports the latest DDR5 and LPDDR5 specifications. The IP targets multiple applications such as high-performance computing, networking, wearables, IoT and mobile, and can be rapidly customized to meet specific user needs. “SmartDV’s DDR5 and LPDDR5 Design IP fully supports the DDR5 and LPDDR5 specifications intended to meet higher memory bandwidth requirements and address efficient data throughput," comments Deepak Kumar Tala, SmartDV’s managing director. SmartDV’s DDR5 Controller Design IP Core supports the JESD79-5 Rev095 protocol standard specification, while its LPDDR5 Controller Design IP core supports the JESD209-5 LPDDR5 protocol standard specification. Both are compatible with DFI 5.0 and support a variety of host bust interfaces, including AHB, APB, OCP, TileLink, Wishbone, VCI and Avalon PLB. An open, flexible architecture ensures they can be used for any custom bus interface. SmartDV will exhibit its Design and Verification IP portfolio at DVCon U.S. (Booth #304). Exhibits will be open during DVCon Expo and Reception Monday, March 2, from 5 p.m. until 7 p.m., Tuesday, March 3, and Wednesday, March 4, from 2:30 p.m. until 6 p.m. DVCon U.S. will be held at the DoubleTree Hotel in San Jose, Calif. DVCon attendees can schedule meetings or private demonstration via email at [email protected] or [email protected]. Availability and Pricing Pricing is available upon request. Email requests for datasheets or more information should be sent to [email protected] About SmartDV Connect with SmartDV at: For more information, contact: A photo accompanying this announcement is available at https://www.globenewswire.com/NewsRoom/AttachmentNg/6c86859f-1a41-4de6-9006-e98e9403188f |